Class/Object

spinal.lib.bus.amba4.axilite

AxiLite4SlaveFactory

Related Docs: object AxiLite4SlaveFactory | package axilite

Permalink

class AxiLite4SlaveFactory extends BusSlaveFactoryDelayed

Linear Supertypes
BusSlaveFactoryDelayed, BusSlaveFactory, Area, OverridedEqualsHashCode, ValCallbackRec, ValCallback, NameableByComponent, Nameable, ContextUser, ScalaLocated, GlobalDataUser, OwnableRef, AnyRef, Any
Ordering
  1. Alphabetic
  2. By Inheritance
Inherited
  1. AxiLite4SlaveFactory
  2. BusSlaveFactoryDelayed
  3. BusSlaveFactory
  4. Area
  5. OverridedEqualsHashCode
  6. ValCallbackRec
  7. ValCallback
  8. NameableByComponent
  9. Nameable
  10. ContextUser
  11. ScalaLocated
  12. GlobalDataUser
  13. OwnableRef
  14. AnyRef
  15. Any
  1. Hide All
  2. Show All
Visibility
  1. Public
  2. All

Instance Constructors

  1. new AxiLite4SlaveFactory(bus: AxiLite4, useWriteStrobes: Boolean = false)

    Permalink

Type Members

  1. abstract type RefOwnerType

    Permalink
    Definition Classes
    OwnableRef

Value Members

  1. final def !=(arg0: Any): Boolean

    Permalink
    Definition Classes
    AnyRef → Any
  2. final def ##(): Int

    Permalink
    Definition Classes
    AnyRef → Any
  3. final def ==(arg0: Any): Boolean

    Permalink
    Definition Classes
    AnyRef → Any
  4. var _config: BusSlaveFactoryConfig

    Permalink

    Configuration of the BusSlaveFactory

    Configuration of the BusSlaveFactory

    Attributes
    protected
    Definition Classes
    BusSlaveFactory
  5. val _context: Capture

    Permalink
    Definition Classes
    Area
  6. final def asInstanceOf[T0]: T0

    Permalink
    Definition Classes
    Any
  7. def build(): Unit

    Permalink

    In this function you have to define the read/write logic thanks to element, elementsPerAddress and elementsPerRangeAddress This is the only thing with def busDataWidth that should be implement by class that extends BusSlaveFactoryDelay

    In this function you have to define the read/write logic thanks to element, elementsPerAddress and elementsPerRangeAddress This is the only thing with def busDataWidth that should be implement by class that extends BusSlaveFactoryDelay

    Definition Classes
    AxiLite4SlaveFactoryBusSlaveFactoryDelayed
  8. def busDataWidth: Int

    Permalink

    Return the data width of the bus

    Return the data width of the bus

    Definition Classes
    AxiLite4SlaveFactoryBusSlaveFactory
  9. def childNamePriority: Byte

    Permalink
    Definition Classes
    Area
  10. def clearOnSet[T <: Data](that: T, address: BigInt, bitOffset: Int = 0): T

    Permalink
    Definition Classes
    BusSlaveFactory
  11. def clone(): AnyRef

    Permalink
    Attributes
    protected[java.lang]
    Definition Classes
    AnyRef
    Annotations
    @HotSpotIntrinsicCandidate() @throws( ... )
  12. def component: Component

    Permalink
    Definition Classes
    ContextUser
  13. def createAndDriveFlow[T <: Data](dataType: T, address: BigInt, bitOffset: Int = 0, checkByteEnable: Boolean = false): Flow[T]

    Permalink

    Create a writable Flow register of type dataType at address and placed at bitOffset in the word

    Create a writable Flow register of type dataType at address and placed at bitOffset in the word

    checkByteEnable

    do not trigger flow if byte enable is all zero. See https://github.com/SpinalHDL/SpinalHDL/issues/1265 for the discussion about this behaviour.

    Definition Classes
    BusSlaveFactory
  14. def createReadAndClearOnSet[T <: Data](dataType: T, address: BigInt, bitOffset: Int = 0): T

    Permalink
    Definition Classes
    BusSlaveFactory
  15. def createReadAndSetOnSet[T <: Data](dataType: T, address: BigInt, bitOffset: Int = 0): T

    Permalink
    Definition Classes
    BusSlaveFactory
  16. def createReadAndWrite[T <: Data](dataType: T, address: BigInt, bitOffset: Int = 0, documentation: String = null): T

    Permalink

    Create a read write register of type dataType at address and placed at bitOffset in the word

    Create a read write register of type dataType at address and placed at bitOffset in the word

    Definition Classes
    BusSlaveFactory
  17. def createReadMultiWord[T <: Data](that: T, address: BigInt, documentation: String = null): T

    Permalink

    Create multi-words read register of type dataType

    Create multi-words read register of type dataType

    Definition Classes
    BusSlaveFactory
  18. def createReadOnly[T <: Data](dataType: T, address: BigInt, bitOffset: Int = 0, documentation: String = null): T

    Permalink

    Create a read only register of type dataType at address and placed at bitOffset in the word

    Create a read only register of type dataType at address and placed at bitOffset in the word

    Definition Classes
    BusSlaveFactory
  19. def createWriteAndReadMultiWord[T <: Data](that: T, address: BigInt, documentation: String = null): T

    Permalink

    Create multi-words write and read register of type dataType

    Create multi-words write and read register of type dataType

    Definition Classes
    BusSlaveFactory
  20. def createWriteMultiWord[T <: Data](that: T, address: BigInt, documentation: String = null): T

    Permalink

    Create multi-words write register of type dataType

    Create multi-words write register of type dataType

    Definition Classes
    BusSlaveFactory
  21. def createWriteOnly[T <: Data](dataType: T, address: BigInt, bitOffset: Int = 0, documentation: String = null): T

    Permalink

    Create a write only register of type dataType at address and placed at bitOffset in the word

    Create a write only register of type dataType at address and placed at bitOffset in the word

    Definition Classes
    BusSlaveFactory
  22. def dataModelString(): String

    Permalink
    Definition Classes
    BusSlaveFactoryDelayed
  23. def doBitsAccumulationAndClearOnRead(that: Bits, address: BigInt, bitOffset: Int = 0): Unit

    Permalink

    Instantiate an internal register which at each cycle do : reg := reg | that Then when a read occur, the register is cleared.

    Instantiate an internal register which at each cycle do : reg := reg | that Then when a read occur, the register is cleared. This register is readable at address and placed at bitOffset in the word

    Definition Classes
    BusSlaveFactory
  24. def doMappedElements(jobs: Seq[BusSlaveFactoryElement], askWrite: Bool, askRead: Bool, doWrite: Bool, doRead: Bool, writeData: Bits, readData: Bits): Unit

    Permalink
    Definition Classes
    BusSlaveFactoryDelayed
  25. def doMappedReadElements(jobs: Seq[BusSlaveFactoryElement], askRead: Bool, doRead: Bool, readData: Bits): Unit

    Permalink
    Definition Classes
    BusSlaveFactoryDelayed
  26. def doMappedWriteElements(jobs: Seq[BusSlaveFactoryElement], askWrite: Bool, doWrite: Bool, writeData: Bits): Unit

    Permalink
    Definition Classes
    BusSlaveFactoryDelayed
  27. def doNonStopWrite(writeData: Bits): Unit

    Permalink
    Definition Classes
    BusSlaveFactoryDelayed
  28. def drive[T <: Data](address: BigInt, bitMapping: (Int, Data)*): Unit

    Permalink
    Definition Classes
    BusSlaveFactory
  29. def drive[T <: Data](that: T, address: BigInt, bitOffset: Int = 0, documentation: String = null): T

    Permalink

    Drive that with a register writable at address placed at bitOffset in the word

    Drive that with a register writable at address placed at bitOffset in the word

    Definition Classes
    BusSlaveFactory
  30. def driveAndRead[T <: Data](that: T, address: BigInt, bitOffset: Int = 0, documentation: String = null): T

    Permalink

    Drive that with a register writable and readable at address placed at bitOffset in the word

    Drive that with a register writable and readable at address placed at bitOffset in the word

    Definition Classes
    BusSlaveFactory
  31. def driveAndReadMultiWord[T <: Data](that: T, address: BigInt, documentation: String = null): T

    Permalink

    Drive and read that on multi-word

    Drive and read that on multi-word

    Definition Classes
    BusSlaveFactory
  32. def driveFlow[T <: Data](that: Flow[T], address: BigInt, bitOffset: Int = 0, checkByteEnable: Boolean = false): Unit

    Permalink

    Emit on that a transaction when a write happen at address by using data placed at bitOffset in the word

    Emit on that a transaction when a write happen at address by using data placed at bitOffset in the word

    checkByteEnable

    do not trigger flow if byte enable is all zero. See https://github.com/SpinalHDL/SpinalHDL/issues/1265 for the discussion about this behaviour.

    Definition Classes
    BusSlaveFactory
  33. def driveMultiWord[T <: Data](that: T, address: BigInt, documentation: String = null): T

    Permalink

    Drive that on multi-words

    Drive that on multi-words

    Definition Classes
    BusSlaveFactory
  34. def driveStream[T <: Data](that: Stream[T], address: BigInt, bitOffset: Int = 0): Unit

    Permalink

    Emit on that a transaction when a write happen at address, by using data placed at bitOffset in the word.

    Emit on that a transaction when a write happen at address, by using data placed at bitOffset in the word. Block the write transaction until the transaction succeeds (stream becomes ready).

    Definition Classes
    BusSlaveFactory
  35. val elements: ArrayBuffer[BusSlaveFactoryElement]

    Permalink

    Contains all elements created

    Contains all elements created

    Definition Classes
    BusSlaveFactoryDelayed
  36. val elementsOk: HashSet[BusSlaveFactoryElement]

    Permalink
    Definition Classes
    BusSlaveFactoryDelayed
  37. val elementsPerAddress: LinkedHashMap[AddressMapping, ArrayBuffer[BusSlaveFactoryElement]]

    Permalink

    Contains all elements related to an address

    Contains all elements related to an address

    Definition Classes
    BusSlaveFactoryDelayed
  38. final def eq(arg0: AnyRef): Boolean

    Permalink
    Definition Classes
    AnyRef
  39. def equals(obj: Any): Boolean

    Permalink
    Definition Classes
    OverridedEqualsHashCode → AnyRef → Any
  40. def foreachReflectableNameables(doThat: (Any) ⇒ Unit): Unit

    Permalink
    Definition Classes
    Nameable
  41. final def getClass(): Class[_]

    Permalink
    Definition Classes
    AnyRef → Any
    Annotations
    @HotSpotIntrinsicCandidate()
  42. def getConfig: BusSlaveFactoryConfig

    Permalink
    Definition Classes
    BusSlaveFactory
  43. def getDisplayName(): String

    Permalink
    Definition Classes
    Nameable
  44. def getInstanceCounter: Int

    Permalink
    Definition Classes
    ContextUser
  45. def getMode: Byte

    Permalink
    Attributes
    protected
    Definition Classes
    Nameable
  46. def getName(default: String): String

    Permalink
    Definition Classes
    NameableByComponent → Nameable
  47. def getName(): String

    Permalink
    Definition Classes
    NameableByComponent → Nameable
  48. def getPartialName(): String

    Permalink
    Definition Classes
    Nameable
  49. def getPath(from: Component, to: Component): Seq[Component]

    Permalink
    Definition Classes
    NameableByComponent
  50. def getRefOwnersChain(): List[Any]

    Permalink
    Definition Classes
    OwnableRef
  51. def getScalaLocationLong: String

    Permalink
    Definition Classes
    ScalaLocated
  52. def getScalaLocationShort: String

    Permalink
    Definition Classes
    ScalaLocated
  53. def getScalaTrace(): Throwable

    Permalink
    Definition Classes
    ScalaLocated
  54. var globalData: GlobalData

    Permalink
    Definition Classes
    GlobalDataUser
  55. def hashCode(): Int

    Permalink
    Definition Classes
    OverridedEqualsHashCode → AnyRef → Any
  56. def isCompletelyUnnamed: Boolean

    Permalink
    Definition Classes
    Nameable
  57. final def isInstanceOf[T0]: Boolean

    Permalink
    Definition Classes
    Any
  58. def isNamed: Boolean

    Permalink
    Definition Classes
    NameableByComponent → Nameable
  59. def isPriorityApplicable(namePriority: Byte): Boolean

    Permalink
    Definition Classes
    Nameable
  60. def isReading(address: BigInt): Bool

    Permalink

    Return true if the bus is reading

    Return true if the bus is reading

    Definition Classes
    BusSlaveFactory
  61. def isUnnamed: Boolean

    Permalink
    Definition Classes
    Nameable
  62. def isWriting(address: BigInt): Bool

    Permalink

    Return true if the bus is writing

    Return true if the bus is writing

    Definition Classes
    BusSlaveFactory
  63. def maskAddress(addr: UInt): UInt

    Permalink
  64. def multiCycleRead(address: AddressMapping, cycles: BigInt): Unit

    Permalink
    Definition Classes
    BusSlaveFactory
  65. var name: String

    Permalink
    Definition Classes
    Nameable
  66. var nameableRef: Nameable

    Permalink
    Attributes
    protected
    Definition Classes
    Nameable
  67. final def ne(arg0: AnyRef): Boolean

    Permalink
    Definition Classes
    AnyRef
  68. def nonStopWrite[T <: Data](that: T, bitOffset: Int = 0, documentation: String = null): T

    Permalink

    Permanently assign that by the bus write data from bitOffset

    Permanently assign that by the bus write data from bitOffset

    Definition Classes
    BusSlaveFactoryDelayedBusSlaveFactory
  69. final def notify(): Unit

    Permalink
    Definition Classes
    AnyRef
    Annotations
    @HotSpotIntrinsicCandidate()
  70. final def notifyAll(): Unit

    Permalink
    Definition Classes
    AnyRef
    Annotations
    @HotSpotIntrinsicCandidate()
  71. def onRead(address: BigInt, documentation: String = null)(doThat: ⇒ Unit): Unit

    Permalink

    Call doThat when a read transaction occurs on address

    Call doThat when a read transaction occurs on address

    Definition Classes
    BusSlaveFactory
  72. def onReadPrimitive(address: AddressMapping, haltSensitive: Boolean, documentation: String)(doThat: ⇒ Unit): Unit

    Permalink
  73. def onWrite(address: BigInt, documentation: String = null)(doThat: ⇒ Unit): Unit

    Permalink

    Call doThat when a write transaction occurs on address

    Call doThat when a write transaction occurs on address

    Definition Classes
    BusSlaveFactory
  74. def onWritePrimitive(address: AddressMapping, haltSensitive: Boolean, documentation: String)(doThat: ⇒ Unit): Unit

    Permalink
  75. def overrideLocalName(name: String): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  76. var parentScope: ScopeStatement

    Permalink
    Definition Classes
    ContextUser
  77. def printDataModel(): Unit

    Permalink
    Definition Classes
    BusSlaveFactoryDelayed
  78. def read[T <: Data](address: BigInt, bitMapping: (Int, Data)*): Unit

    Permalink
    Definition Classes
    BusSlaveFactory
  79. def read[T <: Data](that: T, address: BigInt, bitOffset: Int = 0, documentation: String = null): T

    Permalink

    When the bus read the address, fill the response with that at bitOffset

    When the bus read the address, fill the response with that at bitOffset

    Definition Classes
    BusSlaveFactory
  80. def readAddress(): UInt

    Permalink
    Definition Classes
    AxiLite4SlaveFactoryBusSlaveFactory
  81. def readAddress(address: AddressMapping): UInt

    Permalink
    Definition Classes
    BusSlaveFactory
  82. val readAddressMasked: UInt

    Permalink
  83. def readAndClearOnSet[T <: Data](that: T, address: BigInt, bitOffset: Int = 0): T

    Permalink
    Definition Classes
    BusSlaveFactory
  84. def readAndSetOnSet[T <: Data](that: T, address: BigInt, bitOffset: Int = 0): T

    Permalink
    Definition Classes
    BusSlaveFactory
  85. def readAndWrite(that: Data, address: BigInt, bitOffset: Int = 0, documentation: String = null): Unit

    Permalink

    Make that readable and writable at address and placed at bitOffset in the word

    Make that readable and writable at address and placed at bitOffset in the word

    Definition Classes
    BusSlaveFactory
  86. def readAndWriteMultiWord(that: Data, address: BigInt, documentation: String = null): Unit

    Permalink

    Create the memory mapping to write/read that from address

    Create the memory mapping to write/read that from address

    Definition Classes
    BusSlaveFactory
  87. val readDataStage: Stream[AxiLite4Ax]

    Permalink
  88. def readError(): Unit

    Permalink
    Definition Classes
    BusSlaveFactory
  89. val readErrorFlag: Bool

    Permalink
    Definition Classes
    BusSlaveFactory
  90. def readFire(): Bool

    Permalink
    Definition Classes
    BusSlaveFactory
  91. def readHalt(): Unit

    Permalink
    Definition Classes
    AxiLite4SlaveFactoryBusSlaveFactory
  92. val readHaltRequest: Bool

    Permalink
  93. def readMultiWord(that: Data, address: BigInt, documentation: String = null): Unit

    Permalink

    Create the memory mapping to read that from address If that is bigger than one word it extends the register on following addresses.

    Create the memory mapping to read that from address If that is bigger than one word it extends the register on following addresses.

    Definition Classes
    BusSlaveFactory
  94. val readOccur: Bool

    Permalink
  95. def readPrimitive[T <: Data](that: T, address: AddressMapping, bitOffset: Int, documentation: String): Unit

    Permalink
  96. val readRsp: AxiLite4R

    Permalink
  97. def readStreamBlockCycles[T <: Data](that: Stream[T], address: BigInt, blockCycles: UInt): Unit

    Permalink

    Same as readStreamNonBlocking, but block the bus for at most blockCycles before returning the NACK.

    Same as readStreamNonBlocking, but block the bus for at most blockCycles before returning the NACK.

    T

    type of stream payload

    that

    data to read over bus

    address

    address to map at

    blockCycles

    cycles to block read transaction before returning NACK

    Definition Classes
    BusSlaveFactory
  98. def readStreamNonBlocking[T <: Data](that: Stream[T], address: BigInt, validBitOffset: Int, payloadBitOffset: Int, validInverted: Boolean = false): Unit

    Permalink

    Read that and consume the transaction when a read happen at address.

    Read that and consume the transaction when a read happen at address.

    Definition Classes
    BusSlaveFactory
  99. def readStreamNonBlocking[T <: Data](that: Stream[T], address: BigInt): Unit

    Permalink

    Read that (that is bigger than the busWidth) and consume the transaction when a read happen at address.

    Read that (that is bigger than the busWidth) and consume the transaction when a read happen at address.

    Definition Classes
    BusSlaveFactory
    Note

    in order to avoid to read wrong data read first the address which contains the valid signal. Little : payload - valid at address 0x00 Big : valid - payload at address 0x00 Once the valid signal is true you can read all registers

  100. def readSyncMemMultiWord[T <: Data](mem: Mem[T], addressOffset: BigInt): Mem[T]

    Permalink

    Memory map a Mem to bus for reading.

    Memory map a Mem to bus for reading. Elements can be larger than bus data width in bits.

    Definition Classes
    BusSlaveFactory
  101. def readSyncMemWordAligned[T <: Data](mem: Mem[T], addressOffset: BigInt, bitOffset: Int = 0): Mem[T]

    Permalink
    Definition Classes
    BusSlaveFactory
  102. var refOwner: RefOwnerType

    Permalink
    Definition Classes
    OwnableRef
  103. def reflectNames(): Unit

    Permalink
    Definition Classes
    Nameable
  104. def rework[T](body: ⇒ T): T

    Permalink
    Definition Classes
    Area
  105. var scalaTrace: Throwable

    Permalink
    Definition Classes
    ScalaLocated
  106. def setCompositeName(nameable: Nameable, postfix: String, namePriority: Byte): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  107. def setCompositeName(nameable: Nameable, postfix: String, weak: Boolean): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  108. def setCompositeName(nameable: Nameable, postfix: String): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  109. def setCompositeName(nameable: Nameable, namePriority: Byte): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  110. def setCompositeName(nameable: Nameable, weak: Boolean): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  111. def setCompositeName(nameable: Nameable): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  112. def setConfig(value: BusSlaveFactoryConfig): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    BusSlaveFactory
  113. def setLambdaName(isNameBody: ⇒ Boolean)(nameGen: ⇒ String): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  114. def setName(name: String, namePriority: Byte): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  115. def setName(name: String, weak: Boolean): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  116. def setName(name: String): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  117. def setNameAsWeak(): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  118. def setOnClear[T <: Data](that: T, address: BigInt, bitOffset: Int = 0): T

    Permalink
    Definition Classes
    BusSlaveFactory
  119. def setOnSet[T <: Data](that: T, address: BigInt, bitOffset: Int = 0): T

    Permalink
    Definition Classes
    BusSlaveFactory
  120. def setPartialName(name: String, namePriority: Byte, owner: Any): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  121. def setPartialName(name: String, namePriority: Byte): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  122. def setPartialName(name: String, weak: Boolean): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  123. def setPartialName(owner: Nameable, name: String, namePriority: Byte): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  124. def setPartialName(owner: Nameable, name: String, weak: Boolean): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  125. def setPartialName(name: String): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  126. def setPartialName(owner: Nameable, name: String): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  127. def setPartialName(owner: Nameable): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  128. def setRefOwner(that: Any): Unit

    Permalink
    Definition Classes
    OwnableRef
  129. def setScalaLocated(source: ScalaLocated): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    ScalaLocated
  130. def setWeakName(name: String): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  131. def setWordEndianness(value: Endianness): BusSlaveFactory

    Permalink

    Set the endianness during write/read multiword

    Set the endianness during write/read multiword

    Definition Classes
    BusSlaveFactory
  132. final def synchronized[T0](arg0: ⇒ T0): T0

    Permalink
    Definition Classes
    AnyRef
  133. def toString(): String

    Permalink
    Definition Classes
    Area → Nameable → AnyRef → Any
  134. def unsetName(): AxiLite4SlaveFactory.this.type

    Permalink
    Definition Classes
    Nameable
  135. def valCallback[T](ref: T, name: String): T

    Permalink
    Definition Classes
    ValCallbackRec → ValCallback
  136. def valCallbackOn(ref: Any, name: String, refs: Set[Any]): Unit

    Permalink
    Definition Classes
    ValCallbackRec
  137. def valCallbackRec(obj: Any, name: String): Unit

    Permalink
    Definition Classes
    Area → ValCallbackRec
  138. final def wait(arg0: Long, arg1: Int): Unit

    Permalink
    Definition Classes
    AnyRef
    Annotations
    @throws( ... )
  139. final def wait(arg0: Long): Unit

    Permalink
    Definition Classes
    AnyRef
    Annotations
    @throws( ... )
  140. final def wait(): Unit

    Permalink
    Definition Classes
    AnyRef
    Annotations
    @throws( ... )
  141. def withOffset(offset: BigInt): BusSlaveFactoryAddressWrapper

    Permalink
    Definition Classes
    BusSlaveFactory
  142. def wordAddressInc: Int

    Permalink

    Address incrementation used by the read and write multi words registers

    Address incrementation used by the read and write multi words registers

    Definition Classes
    AxiLite4SlaveFactoryBusSlaveFactory
  143. def write[T <: Data](address: BigInt, bitMapping: (Int, Data)*): Unit

    Permalink
    Definition Classes
    BusSlaveFactory
  144. def write[T <: Data](that: T, address: BigInt, bitOffset: Int = 0, documentation: String = null): T

    Permalink

    When the bus write the address, assign that with bus’s data from bitOffset

    When the bus write the address, assign that with bus’s data from bitOffset

    Definition Classes
    BusSlaveFactory
  145. def writeAddress(): UInt

    Permalink
    Definition Classes
    AxiLite4SlaveFactoryBusSlaveFactory
  146. def writeAddress(address: AddressMapping): UInt

    Permalink
    Definition Classes
    BusSlaveFactory
  147. val writeAddressMasked: UInt

    Permalink
  148. def writeByteEnable(): Bits

    Permalink

    Byte enable bits, defaulting to all ones

    Byte enable bits, defaulting to all ones

    Definition Classes
    AxiLite4SlaveFactoryBusSlaveFactory
  149. def writeError(): Unit

    Permalink
    Definition Classes
    BusSlaveFactory
  150. val writeErrorFlag: Bool

    Permalink
    Definition Classes
    BusSlaveFactory
  151. def writeFire(): Bool

    Permalink
    Definition Classes
    BusSlaveFactory
  152. def writeHalt(): Unit

    Permalink
    Definition Classes
    AxiLite4SlaveFactoryBusSlaveFactory
  153. val writeHaltRequest: Bool

    Permalink
  154. val writeJoinEvent: Stream[NoData]

    Permalink
  155. def writeMemMultiWord[T <: Data](mem: Mem[T], addressOffset: BigInt): Mem[T]

    Permalink

    Memory map a Mem to bus for writing.

    Memory map a Mem to bus for writing. Elements can be larger than bus data width in bits.

    Definition Classes
    BusSlaveFactory
  156. def writeMemWordAligned[T <: Data](mem: Mem[T], addressOffset: BigInt, bitOffset: Int = 0): Mem[T]

    Permalink
    Definition Classes
    BusSlaveFactory
  157. def writeMultiWord(that: Data, address: BigInt, documentation: String = null): Unit

    Permalink

    Create the memory mapping to write that at address.

    Create the memory mapping to write that at address. If that is bigger than one word it extends the register on following addresses.

    Definition Classes
    BusSlaveFactory
  158. val writeOccur: Bool

    Permalink
  159. def writePrimitive[T <: Data](that: T, address: AddressMapping, bitOffset: Int, documentation: String): Unit

    Permalink
  160. val writeRsp: AxiLite4B

    Permalink

Deprecated Value Members

  1. def createReadWrite[T <: Data](dataType: T, address: BigInt, bitOffset: Int = 0): T

    Permalink
    Definition Classes
    BusSlaveFactory
    Annotations
    @deprecated
    Deprecated

    (Since version ???) Use createReadAndWrite instead

  2. def finalize(): Unit

    Permalink
    Attributes
    protected[java.lang]
    Definition Classes
    AnyRef
    Annotations
    @Deprecated @deprecated @throws( classOf[java.lang.Throwable] )
    Deprecated

    (Since version ) see corresponding Javadoc for more information.

Inherited from BusSlaveFactoryDelayed

Inherited from BusSlaveFactory

Inherited from Area

Inherited from OverridedEqualsHashCode

Inherited from ValCallbackRec

Inherited from ValCallback

Inherited from NameableByComponent

Inherited from Nameable

Inherited from ContextUser

Inherited from ScalaLocated

Inherited from GlobalDataUser

Inherited from OwnableRef

Inherited from AnyRef

Inherited from Any

Ungrouped